RISC-V is a open Instruction Set Architecture and being quickly adapted across the globe. This course would be great course to starters to know about RISC-V to know what is RISC-V, RISC-V standard extensions and how RISC-V supports custom instruction on top of standard instructions.
This course would be of great interest for embedded developers with prior knowledge on any processor architecture and instruction set architecture willing to learn or jump start with RISC-V processor & instruction set architecture. This course provides information on all aspects to jump start with RISC-V from available boards, simulators and tools and all needful to quickly start with RISC-V assembly programming.
This course discusses in detail the RV32I base instructions including Load, Store, Arithmetic and control (unconditional jump and conditional branch) transfer instructions with examples to lay a strong foundation on base RISC-V assembly instructions & then followed by implementing Fibonacci sequence and Bubble sort implementation in RISC-V assembly. The Fibonacci sequence generation and bubble sort implementation would provide insights on the base RV32I instructions and its usage to make it easy to understand along with the introduction to assembler directives and RISC-V pseudo instructions. This would also touch on the RISC-V standards when and where its needed.