VSD - Mixed-signal RISC-V based SoC on FPGA

FPGA flow for Mixed Signal SoC with RISC-V based core and PLL IP

Ratings 3.85 / 5.00
VSD - Mixed-signal RISC-V based SoC on FPGA

What You Will Learn!

  • FPGA flow vs ASIC flow
  • Basic mixed-signal RISC-V based SoC RTL design and simulations
  • FPGA Synthesis, bit-stream generation and simulation

Description

This webinar helps you get started with a basic mixed-signal FPGA flow, which can be extended to any complex SoC.

VSD and RedwoodEDA conducts 5-day RISC-V based MYTH (Microprocessors for You in Thirty Hours) workshop using transaction level Verilog on Makerchip platform. For people who have done this workshop can use this webinar as an extension to the 5th Day, where RISC-V pipe-lined CPU coded in TL-Verilog is now converted to verilog language and is a part of a mixed-signal SoC

If you are from ASIC/Physical design back-ground, this webinar will complement your existing work, and you would really get to know similarities and differences between ASIC and FPGA flow, which one is preferred under what conditions and why is it preferred

This single webinar connects VLSI students, analog designers, FPGA designers and ASIC designers. It is also an attempt to bring everyone on the same platform, and serves as a starting point for design verification

Stay tuned for follow-up series of FPGA webinars and 5-day hands-on high intensity FPGA workshop, which will be built around OpenFPGA framework and Makerchip visualization software, that enables the whole community to learn FPGA fundamentals along with labs, without actually having a physical FPGA board.

Innovation at its best

All the best and happy learning

Who Should Attend!

  • Beginner in FPGA design
  • Beginner in VLSI design
  • Experienced Physical Design and STA engineers

TAKE THIS COURSE

Tags

  • FPGA
  • Risc-V

Subscribers

101

Lectures

14

TAKE THIS COURSE



Related Courses